## 13 ## **Signetics** # SAA5030 Teletext Video Processor **Product Specification** #### Linear Products ### DESCRIPTION The SAA5030 is a monolithic bipolar integrated circuit used for teletext video processing. It is one of a package of four circuits to be used in teletext TV data systems. The SAA5030 extracts data and data clock information from the television composite video signal and feeds this to the Acquisition and Control Circuit SAA5040. A 6MHz crystal-controlled, phase-locked oscillator is incorporated which drives the Timing Chain Circuit SAA5020. An adaptive sync separator is also provided which derives line and field sync pulses from the input video in order to synchronize the timing chain. ### **FEATURES** - Slices digital data embedded in the composite video signal - Generates a synchronized clock for the sliced data - Generates a system display clock, locked with the incoming video signal - On-chip signal quality detector - On-chip adaptive sync separator ### **APPLICATIONS** - Teletext - Data slicer - Phase-locking with incoming video (when used with SAA5025D) - Telecaptioning ### ORDERING INFORMATION | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |--------------------|-------------------|------------| | 24-Pin Plastic DIP | -20°C to +70°C | SAA5030N | ### **BLOCK DIAGRAM** ### PIN CONFIGURATION January 14, 1987 13-25 853-1145 87202 **SAA5030** ### **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | PARAMETER | RATING | V | | |------------------|---------------------------------------------------------------------|-----------------------------|----|--| | V <sub>CC</sub> | Supply voltage V <sub>17-4</sub> | 13.2 | | | | V:<br>V:<br>V: | Input voltages V <sub>5-4</sub> V <sub>10-4</sub> V <sub>11-4</sub> | 9<br>V <sub>CC</sub><br>7.5 | | | | T <sub>STG</sub> | Storage temperature range | -55 to +150 | °C | | | TA | Operating ambient temperature range | -20 to +70 | °C | | ## DC AND AC ELECTRICAL CHARACTERISTICS At $T_A = 25^{\circ}\text{C}$ , $V_{CC} = 12\text{V}$ , and with external components as shown in Figure 3, unless otherwise stated. | SYMBOL | PARAMETER | LIMITS | | | | |----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|--------|------|---------------------------------------|--------| | | | Min | Тур | Max | UNIT | | V <sub>CC</sub> | Supply voltage | 10.8 | 12.0 | 13.2 | V | | lcc | Supply current (V <sub>CC</sub> = 12.0V) | | 110 | | mA | | Video input | and sync separator | | | <u> </u> | .L | | V <sub>16VIDEO(P-P)</sub> | Video input amplitude (sync to white); see Figure 2 | 2.0 | 1.4 | 3.0 | V | | Iz <sub>s</sub> I | Source impedance, f = 100kHz | | | 250 | Ω | | V <sub>16SYNC(P-P)</sub> | Sync amplitude | 0.07 | 0.7 | 1.0 | V | | t <sub>D</sub> | Delay through sync separator | | 0.5 | · · · · · · · · · · · · · · · · · · · | μs | | t <sub>D</sub> | Delay between field sync datum at Pin 12 and the leading edge of separated field sync at Pin 13 <sup>1</sup> (see Figure 2) | 32 | 48 | 62 | μs | | Field sync o | utput | | J., | l | 1 | | V <sub>OL</sub> | $V_{O}$ (Low) ( $I_{13} = 20\mu A$ ) | | | 0.5 | V | | V <sub>OH</sub> | V <sub>O</sub> (High) ( – I <sub>13</sub> = 100μA) | 2.4 | | | V | | f <sub>F6</sub> | Frequency | | 6.0 | | MHz | | | Holding range | 1.5 | 3.0 | | kHz | | | Catching range | 1.5 | 3.0 | - | kHz | | 7 w<br>and<br>Cor<br>pha<br>Pin<br>Gai<br>of | Control sensitivity of phase detector measured as voltage at Pin 7 with respect to phase difference between separated syncs and phase-locked pulse PL | | 0.3 | ***** | mV/ns | | | Control sensitivity of oscillator measured as change in 6MHz phase shift from Pin 8 to Pin 9 with respect to voltage at Pin 7 | | 2 | | deg/m\ | | | Gain of sustaining amplifier, V <sub>9-8</sub> measured with input voltage of 100mV <sub>P-P</sub> and phase detector immobilized | 2.5 | | | V/V | | | Output voltage of 6MHz signal at Pin 6, measured into 20pF load capacitance; peak-to-peak value | | 5.5 | | v | | t <sub>R</sub> , t <sub>F</sub> | Output rise and fall times at Pin 6 into 20pF load | | | 30 | ns | **SAA5030** DC AND AC ELECTRICAL CHARACTERISTICS (Continued) At T<sub>A</sub> = 25°C, V<sub>CC</sub> = 12V, and with external components as shown in Figure 3, unless otherwise stated. | | | LIMITS | | | UNIT | | |---------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------|-----|-----------------------------------------|--| | SYMBOL | PARAMETER | | Тур | Max | DAIT | | | Data slicer | and clock regenerator | | | | | | | | Teletext data input amplitude, Pin 16 (see Figure 2); peak-to-peak value <sup>2</sup> | | 1.1 | | V | | | | Data input amplitude at Pin 16 required to enable amplitude gate flip-flop; peak-to-peak value | | 0.46 | | V | | | | Attack rate, measured at Pins 23 and 24 with a step to Pin 16 (positive) (negative) | | 15<br>9 | | V/μs<br>V/μs | | | | Decay rate, measured at Pins 23 and 24 with a step input to Pin 16 | 48 | 100 | 144 | mV/μs | | | | Width of clock coil drive pulses from Pin 21 when clock amplitude is not being controlled <sup>3</sup> | | 40 | | ns | | | | Clock hangover measured at Pin 18 as the time the clock coil continues ringing after the end of data <sup>4</sup> | 20 | | | Clock<br>Periods | | | | Clock and data output voltages at Pins 18 and 19 measured with 20pF load capacitance; peak-to-peak value | | 5.5 | | V | | | t <sub>R</sub> , t <sub>F</sub> | Output rise and fall times at Pins 18 and 19 into 20pF loads | | <u>i</u> | 30 | ns | | | Sandcastle | input | | | т | | | | | Sandcastle detector thresholds, Pin 5 phase-locked pulse (PL) on phase-locked pulse off blanking pulse (CBB) on | 2<br>4.5 | | 3 | \ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \ | | | | blanking pulse off | L | | 5.5 | | | | Dual polari | ty sync buffer | | 1 | 1 | T | | | | After-hours sync (AHS) pulse input Pin 11 threshold for AHS active threshold for AHS off | 1.0 | | 2.0 | v<br>v | | | | Picture-on (PO) input, Pin 10<br>threshold for PO active<br>threshold for PO off | 1.0 | | 2.0 | V<br>V | | | | Sync output, Pin 12 AHS output with Pin 10 < 1V <sup>5</sup> ; peak-to-peak value composite sync output with Pin 10 > 2V <sup>5</sup> , 6; peak-to-peak | | 0.7 | 1 | V | | | | value<br>output current | | 0.7 | 3 | mA | | **SAA5030** ## DC AND AC ELECTRICAL CHARACTERISTICS (Continued) At T<sub>A</sub> = 25°C, V<sub>CC</sub> = 12V, and with external components as shown in Figure 3, unless otherwise stated. | SYMBOL | PARAMETER | LIMITS | | | | |--------------|-----------------------------------------------------------------------------------------------------|---------------------------------------|------|-----|----------| | | | Min | Тур | Max | UNIT | | Line reset a | and signal presence detectors | | | · | <u> </u> | | | Schmitt trigger threshold on Pin 2 to inhibit line reset output at Pin 3 (syncs coincident) | | 6.2 | | V | | | Schmitt trigger threshold on Pin 2 to permit line reset output at Pin 3 (syncs non coincident) | | 7.8 | · | v | | | Line reset output V <sub>OL</sub> (I <sub>3</sub> = 20 μA) | · · · · · · · · · · · · · · · · · · · | | 0.5 | V | | | Line reset output V <sub>OH</sub> (-I <sub>3</sub> = 100 μA) | 2.4 | | | V | | | Signal presence Schmitt trigger threshold on Pin 2 below which the circuit accepts the input signal | | 6.0 | | v | | | Signal presence Schmitt trigger threshold on Pin 2 above which the input signal is rejected | | 6.3 | | V | | Crystal-cont | rolled, phase-locked oscillator | <del></del> | | | | | | C <sub>1</sub> | | 27.5 | | рF | | | C <sub>0</sub> | | 6.8 | | pF | | | CL | | 20 | | рF | | | Trimability (C <sub>L</sub> increased to 30pF) | 750 | | | Hz | | | Fundamental ESR | | | 50 | Ω | #### NOTES: 6. When the composite sync is being delivered, the level is substantially the same as that at the video input. This is measured with the dual polarity buffer external resistor connected to give negative-going syncs. The measurement is made after adjustment of the potential divider at Pin 14 for optimum delay. <sup>2.</sup> The teletext data input contains binary elements as a two-level NRZ signal shaped by a raised cosine filter. The bit rate is 6.9375Mbit/s. The use of odd parity for the 8-bit bytes ensures that there are never more than 14-bit periods between each data transition. <sup>3.</sup> This is measured by replacing the clock coil with a small value resistor. <sup>4.</sup> This must be measured with the clock coil tuned and using a clock-cracker signal into Pin 16. The clock-cracker is a teletext waveform consisting of only one data transition in each byte. With the external resistor connected to the ground rail, syncs are positive-going centered on +2.3V. With the resistor connected to the supply rail, syncs are negative-going centered on +9.7V. #### APPLICATION DATA The function is quoted against the corresponding pin number - 1 Signal Presence Time Constant A capacitor and a resistor connected in parallel between this pin and supply determine the delay in operation of the signal presence detector. - 2 Line Reset Time Constant A capacitor between this pin and supply integrates current pulses from the coincidence detector; the resultant level is used to determine whether to allow FLR pulses (see Pin 3). - 3 Fast Line Reset Output (FLR) Positive-going sync pulses are produced at this output if the coincidence detector shows no coincidence between the syncs separated from the incoming video and the CBB waveform from the timing chain circuit SAA5020. These pulses are sent to the timing chain circuit and are used to reset its counters, so as to effect rapid lock-up of the phase-locked loop. - 4 Ground (0V) - 5 Sandcastle Input (PL and CBB) This input accepts a sandcastle waveform which is formed from PL and CBB from the timing chain SAAS020. PL is obtained by slicing the waveform at 2.5V, and this, together with separated sync, are inputs to the phase detector which forms part of the phase-locked loop. When the loop has locked up, the edges of PL are nominally 2μs before and 2μs after the leading edge of separated line syncs. - CBB is obtained by slicing the waveform at 5V, and is used to prevent the data slicer from being offset by the color burst. - 6 6MHz Output (F6) This is the output of the crystal oscillator (see Pins 8 and 9), - and is taken to the timing chain circuit SAA5020 via a series capacitor. - 7 Phase Detector Time Constant The integrating components for the phase detector of the phase-locked loop are connected between this pin and supply. - 8,9 6MHz Crystal A 6MHz crystal in series with a trimmer capacitor is connected between these pins. It forms part of an oscillator whose frequency is controlled by the voltage on Pin 7, which forms part of the phase-locked loop. - 10 Picture On Input (PO) The PO signal, from the acquisition and control circuits SAA5040 series, is fed to this input and is used to determine whether the input video (Pin 16) or the AHS waveform (Pin 11) appears at Pin 12. - 11 After Hours Sync (AHS) A composite sync waveform AHS is generated in the timing chain circuit SAA5020 and is used to synchronize the TV (see Pin 10). - 12 Sync Output to TV The input video of AHS is available at this output dependent on whether the PO signal is High or Low. In addition, either signal may be positivegoing or negative-going, dependent on whether the load resistor at this output is connected to ground or supply. - 13 Field Sync Output (FS) A pulse, derived from the input video by the field sync separator, which is used to reset the line counter in the timing chain circuit SAA5020 - 14 Field Sync Separator Timing A capacitor and adjusting network is connected to this pin and forms the integrator of the field sync separator. - 15 Sync Separator Capacitor A capacitor connected to this pin forms part of the adaptive sync separator. - 16 Composite Video Input (VI) The composite video is fed to this input via a coupling capacitor. - 17 Supply Voltage (+ 12V) - 18 Clock Output The regenerated clock, after extraction from the teletext data, is fed out to the acquisition and control circuits SAA5040 series via a series capacitor. - 19 Data Output The teletext data is sliced off the video waveform, squared up, and latched within the SAA5030. The latched output is fed to the acquisition and control circuits SAA5040 series via a series capacitor. - 20 Clock Decoupling A 1nF capacitor between Pin 20 and ground is required for clock decoupling. - 21 Clock Regenerator Coil A high-Q parallel tuned circuit is connected between this pin and an external potential divider. The coil is part of the clock regeneration circuit (see Pin 22). - 22 Clock Pulse Timing Capacitor Short pulses are derived from both edges of data with the aid of a capacitor connected to this pin. The resulting pulses are fed, as a current, into the clock coil connected to Pin 21. Resulting oscillations are limited and taken to the acquisition and control circuits SAA5040 series via Pin 18. - 23, 24 Peak Detector Capacitors The teletext data is sliced with an automatic data slicer, having a slicing level at the mid-point of two peak detectors working on the video signal. Storage capacitors are connected to these pins for the negative and positive peak detectors. · ---- **SAA5030** ## **SAA5030**